# 40468A, 40559A # MOS Silicon Transistors N-Channel Depletion Types #### For RF Amplifier and Mixer Applications in FM and AM/FM Receivers RCA-40468A and 40559A are silicon insulated-gate field-effect transistors of the n-channel depletion type utilizing the MOS\* construction. They are intended primarily for use as the rf amplifier and mixer, respectively, in FM receivers covering the 88 to 108 MHz band, but can be used for general amplifier applications at frequencies up to 125 MHz. For circuit design and typical performance data refer to RCA Application Note AN3535 "An FM Tuner Using Single-Gate MOS Field-Effect Transistors as RF Amplifier and Mixer". The wide dynamic range of these transistors reduces cross-modulation effects in AM receivers and minimizes the generation of spurious responses in FM receivers. ~ - Operating as a neutralized amplifier at 100 MHz, the 3A can provide a power gain of 17 dB (typ.). A gain of 14 dB (typ.) can be realized without neutralization. - Performance Features: - reduced spurious responses in FM tuners - reverse bias on substrate improves linearity - reduced cross-modulation effects in AM receivers | Maximum Ratings, Absolute-Maximum Values at $T_A = 25^{\circ}$ C | 2: | |----------------------------------------------------------------------------------------|------| | DRAIN-TO-SOURCE VOLTAGE, VDS +20 | ٧ | | DRAIN-TO-GATE VOLTAGE, VDG +20 | V | | GATE-TO-SOURCE VOLTAGE, VGS: | | | CONTINUOUS (dc)+1, -8 | ٧ | | PEAK ac | ٧ | | DRAIN CURRENT, ID | mΑ | | TRANSISTOR DISSIPATION: | | | At ambient up to 25°C | m₩ | | temperatures above 25°C derate at 2.2 mV | W/OC | | AMBIENT TEMPERATURE RANGE: | | | Storage65 to +175 | °C | | Operating65 to +175 | °C | | LEAD TEMPERATURE (During Soldering): | | | At distances not closer than 1/32 inch to seating surface for 10 seconds maximum . 265 | 0( | #### Device Features • high forward transconductance gfs = 7500 $\mu$ mho typ. for 40468A low feedback capacitance c<sub>rss</sub> = 0.35 pF max. for 40468A 0.38 pF max. for 40559A • high useful power gains - neutralized - 17 dB typ. unneutralized - 14 dB tvp. • hermetically sealed in TO-72 metal package #### TERMINAL DIAGRAM LEAD 1 - DRAIN **LEAD 2 - SOURCE** LEAD 3 - INSULATED GATE LEAD 4 - BULK (SUBSTRATE) AND CASE #### ELECTRICAL CHARACTERISTICS, at TA = 25°C With Bulk (Substrate) Connected to Source Unless Otherwise Specified | | | TES | T CONDITI | ONS | | | | LIM | ITS | | | | |--------------------------------------------------------------------------------|------------------|--------------------------------------------------|----------------------------------|-----|-----------------------------|------|------------------|---------|------|------------------|-------|-----------| | Characteristics | Symbols | Frequency | DC<br>Drain-to-<br>Source<br>VDS | | DC<br>Drain<br>urrent<br>ID | | A-4046<br>Amplii | | RO | CA-4055<br>Mixer | 9A - | Units | | | | MHz | ٧ | | mA | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Drain-to-Source Cutoff Current | ID(off) | | 12 | ٧G | S = -8V | - | | 100 | - | | 500 | μA | | Gate Leakage Current | IGSS | | 0 | | s = -8V<br>s = +1V | • • | | 1.<br>1 | | • | . 1 | nA<br>nA | | Zero-Bias Drain Current | IDSS | - | 15 | ۷G | S = 0 | 5 | 15 | 30 | 5 | 15 | 30 | mA | | Small-Signal, Short-Circuit<br>Forward Transconductance | Øfs | 1 kHz | 15 | | 5 | ٠ | 7500 | - | - | | | μamho | | Small-Signal, Short-Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate) | C <sub>rss</sub> | . 1 | 15 | | 5 | | 0.25 | 0.35 | | 0.25 | 0.38 | pF | | Input Capacitance | Ciss | 1 . | 15 | | 5 | | 5.5 | - | | 5.5 | | pF | | Admittance | - | RF Mixer | | RF | Mixer | L | - | | | | | <u> </u> | | Input Admittance | Yis | 100 MHz | 15 | 5 | 3 | | 5 + j 3 | | 0.14 | 4 + j 3. | 38 | mmho | | Forward Transfer Admittance | Yfs | 100 MHz | 15 | 5 | 3 | 7. | 4 + j 0. | .9 | | <u> </u> | | mmho | | Output Admittance | Yos | 100 10.7<br>MHz MHz | 15 | 5 | 3 | 0.21 | + j 0.9 | 9 | 0.0 | 76 + j C | 1.153 | mmho | | Forward Conversion Transconductance | gfs(c) | 1 kHz | 15 | | 3 | | - | | - | 2800* | ٠ | $\mu$ mho | | Maximum Available Power Gain | MAG | 100 | 15 | | 5 | | 26 | | | - | - | dB | | Maximum Usable Power Gain<br>(Unneutralized) | MUG | 100 | - 15 | | 5 | - | 14 | Ŀ | | | | dB | | Maximum Usable Power Gain<br>(Neutralized) | MUG | 100 | 15 | | 5 | 14 | 17 | | · | - | · | dB | | Maximum Available Conversion<br>Gain | MAGc | f <sub>in</sub> = 100<br>f <sub>out</sub> = 10.7 | 15 | | 3 | | - | | | 22 | | dB | | Noise Figure | NF | 100 | 15 | Г | 5 | | 3.5 | 5 | · . | - | - | dB | <sup>\*</sup> Bulk (Substrate) -to-Source Volts (VBS) = -3. <sup>\*</sup> Metal-Oxide-Semiconductor. # 40600, 40601, 40602 # SILICON DUAL INSULATED-GATE FIELD-EFFECT TRANSISTORS # N-Channel Depletion Types For VHF TV Receiver Applications RCA 40600, 40601, and 40602 are n-channel depletion type, dual-insulated-gate, field-effect transistors utilizing the MOS construction. These devices have characteristics which make them highly desirable for rf-amplifier applications (40600), mixer applications (40601), and first-if-amplifier applications (40602) in vhf TV receivers and other types of commercial equipment operating at frequencies up to approximately 250 MHz. These transistors feature a series arrangement of two separate channels, each channel having an independent control gate. In amplifier applications the 40600 and 40602 with their wide dynamic range provide substantially better cross-modulation performance than is obtainable with bipolar or single-gate field-effect transistors. In mixer applications the 40601 provides excellent isolation between the oscillator and rf signals because each of the two signal frequencies being mixed has its own control element. The wide dynamic range of the 40601 minimizes cross-modulation which is generally encountered in mixer stages. Provision of two insulated gates also results in rovision of two insulated gates also results in extremely low feedback capacitances (0.02 pF typ.), a feature which enables the 40600 and 40602 to provide high maximum useable power gains in unneutralized circuits — for example, 20 dB at 200 MHz typ. for the 40600, and 35 dB typ. at 44 MHz for the 40602. The gain of the rf and if stages can be controlled by applying agc voltage to gate No.2 and agc delay is easily obtained. Virtually no age power is required for full gain reduction. Types 40600, 40601, and 40602 are hermetically sealed in metal JEDEC TO-72 packages. #### **APPLICATIONS** VHF TV Receiver 40600 for rf amplifier applications 40601 for mixer applications 40602 for first-if-amplifier applications #### PERFORMANCE FEATURES - superior cross-modulation performance and greater dynamic range than bipolar and single-gate field-effect - e permits use of vacuum-tube biasing techniques - e excellent thermal stability ## ELECTRICAL CHARACTERISTICS, at TA = 25°C | | | | | LIMITS | | | | | |------------------------------------|------------------------|-------------------------------------------------------------------------------------|-----------------------------|---------------------|---|------|--|--| | CHARACTERISTICS | SYMBOLS | SYMBOLS TEST CONDITIONS | | 40600, 40601, 40602 | | | | | | | | | 40600, 40601, 40602 UNITS | | | | | | | Gate No.1-to-Source Cutoff Voltage | VG1S(off) | V <sub>DS</sub> = +15V, I <sub>D</sub> = 200 μA<br>V <sub>G2S</sub> = +4V | 1 | -2 | - | V | | | | Gate No.2-to-Source Cutoff Voltage | V <sub>G2S</sub> (off) | V <sub>DS</sub> = +15V, h <sub>D</sub> = 200 μA<br>V <sub>GIS</sub> = 0 | | -2 | | v | | | | Gate No.1 Leakage Current | G1SS | VG1S = -20V, VG2S = 0, VDS = 0 | 1 - | · | 1 | nA | | | | Gate No.2 Leakage Current | IG2SS | VG2S = -20V, VG1S = 0, VDS = 0 | 1 . | | 1 | nA | | | | Drain Current | IDSS | VDS = +13V, VG1S = 0, VG2S = +4V | · | 18 | - | mA | | | | Forward Transconductance | e <sub>fs</sub> | V <sub>DS</sub> = +13V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4V, f = 1 kHz | 1 - | 10000 | - | μmho | | | # TYPICAL PERFORMANCE CHARACTERISTICS, of TA = 25°C | | | 40600<br>RF AMPLIFIER<br>f = 200 MHz | 40602<br>IF AMPLIFIER<br>f = 44 MHz | 40601<br>MIXER<br>f = 200 MHz | | |--------------------------------------------------------------------------------------------------|------------------|--------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------| | CHARACTERISTICS | SYMBOLS | Gate No.2 at AC | ed for Ip = 10 mA<br>ground potential<br>VG2S = +4V | Local-oscillator injection<br>Voltage on<br>Gate No. 2 = 750 mV<br>VDS = 15V<br>VG2S = +0.6V<br>VG1S = 0.75V | UNITS | | Small-Signal, Short Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate No.1) at f = 1 MHz | C <sub>rss</sub> | 0.02 typ.<br>, 0.03 max. | 0.02 typ.<br>0.03 max. | 0.02 typ.<br>0.03 max. | pF | | Output Capacitance | Coss | 2.2 | 2.2 | 2.2 at f = 44 MHz | pF | | Input Capacitance | Ciss | 5.5 | 5.5 | 5.5 | pF | | Input Resistance | riss | 1.2 | 10 | 1.2 | <b>κ</b> Ω | | Output Resistance | 'oss | 2.8 | 12 | 12 at f = 44 MHz | ĸΩ | | Magnitude of Forward Transadmittance | Yfs | 11000 | 11000 | 2700* | μmho | | Phase Angle of Forward<br>Transadmittance | Ζθ | -46 | -11 | - | degree | | Maximum Available Power Gain | MAG | -20 | 35 | 14** | dB | | Maximum Usable Power Gain<br>(Unneutralized) | MUG <sub>u</sub> | 20▲ | 1 Stage 28<br>2 Stages 26<br>3 Stages 24 | Ē | dB<br>dB<br>dB | | Power Gain<br>See Fig.1 for measurement circuit | G <sub>PS</sub> | 17.5 | - | - | dB | | loise Figure | NF | 5 max. | | | dB | #### **DEVICE FEATURES** extremely low feedback capacitance $C_{rss} = 0.02 pF typ.$ e high power gain MUG<sub>u</sub> = 20 dB typ. for 40600 MAG = 35 dB typ. for 40602 MAGc = 14 dB typ. for 40601 #### TERMINAL DIAGRAM Maximum Ratings, Absolute-Maximum Values at $T_A = 25^{\circ}C$ : DRAIN-TO-SOURCE VOLTAGE, VDS . . . . . 0 to +20 GATE No.1-TO-SOURCE VOLTAGE, VGIS: +1 to =8 GATE No. 2-TO-SOURCE VOLTAGE, VG2S: Continuous (dc) . . . . . . . . -8 to 40% of VDS V Peak ac . . . . . . . . . . . . -8 to +20 DRAIN-TO-GATE VOLTAGE, VDG1 or VDG2-+ 20 DRAIN CURRENT, ID (Pulsed): Pulse duration $\leq 20 \text{ ms}$ , duty factor $\leq 0.15...$ 50 m A TRANSISTOR DISSIPATION, PT. At ambient | up to 25°C .....temperatures | above 25°C ..... AMBIENT TEMPERATURE RANGE: Storage and Operating . . . . . . . . -65 to +175 °C LEAD TEMPERATURE (During soldering): At distances > 1/32" from seating surface for 10 seconds max. . . . . °c - \* Tubular ceramic. - ♥ Disk ceramic. - # Ferrite bead (½ used); Indiana General No. H1742C-(A-147) or F1157-1-H, or equivalent. - C1, C2: 1.5-5 pF variable air capacitor: E. F. Johnson Type 160-102, or equivalent. - C<sub>3</sub>: 1-10 pF piston-type variable air capacitor: JFD Type VAM-010, Johanson Type 4335, or equivalent. - C<sub>4</sub>: 0.3-3 pF piston-type variable air capacitor: Roanwell Type MH-13, or equivalent. - L<sub>1</sub>: 5 turns silver-plated 0.02" thick, 0.07" 0.08" wide copper ribbon. Internal diameter of winding = 0.25"; winding length approx. 0.65". Tapped at 1-1/2 turns from C1 end of winding. - $L_2$ : Same as $L_1$ except winding length approx. 0.7"; no tap. Fig.1 - 200 MHz Power Gain and Noise Figure Test Circuit for 40600 and 40602 For characteristics curves, refer to type 3N140. <sup>▲</sup> Limited by practical design considerations # 40603, 40604 # SILICON DUAL INSULATED-GATE FIELD-EFFECT TRANSISTORS # N-Channel Depletion Types For FM Tuner Applications RCA 40603 and 40604 are n-channel silicon, depletion type, dual insulated-gate, field-effect transistors utilizing the MOS construction. These devices have exceptional characteristics for ramplifier (40603) and mixer applications (40604) and mixer applications (40604) and mixer applications (40604) in FM tuners and other commercial equipment operating at frequencies up to approximately 150 MHz. These transistors feature a series arrangement of two separate channels, each channel having an independent control gate. For amplifier applications the 40603 with its wide dynamic range provides substantially better cross-modulation performance and relative freedom from spurious responses than is obtainable with bipolar or single-gate field-effect transistors. The mixing function performed by the 40604 is unique in that the signal applied to gate No.2 is used to modulate the input-gate (gate No.1) No.2 Is used to modulate the inpurgate (gate inv.) for characteristic. This technique is superior to ventional "square law" mixing, which can only be accomplished in the non-linear region of the device transfer characteristic. Because of the low feedback capacitance (0.02 typ. pF) the 40603 can provide a power gain of 25 dB (typ.) at 100 MHz in an unneutralized amplifier circuit. The gain of the rf stage can be controlled by applying age voltage to gate No.2. Virtually no age power is required for full gain reduction. The 40603 and 40604 are hermetically sealed in JEDEC TO-72 packages. #### Maximum Ratings, Absolute-Maximum Values at $T_A = 25$ °C: DRAIN-TO-SOURCE VOLTAGE, VDS . . . . 0 to +20 GATE No. 1-TO-SOURCE VOLTAGE, VG18: -8 to +20 GATE No. 2-TO-SOURCE VOLTAGE, VG2S: Continuous (dc) . . . . . . . . . . . . . . . . . . 8 to 40% of Vps V Peak ac . . . . . . . . . . . . . . -8 to +20 DRAIN-TO-GATE VOLTAGE, VDG1 or VDG2...... +20 v DRAIN CURRENT, In (Pulsed): Pulse duration ≤ 20 ms, duty factor ≤ 0.15....... mA TRANSISTOR DISSIPATION, PT: At ambient | up to 25°C ...... temperatures | above 25°C ...... do AMBIENT TEMPERATURE RANGE: -65 to +175 °C Storage and Operating . . . . . . . . . . . . . . LEAD TEMPERATURE (During soldering): At distances > 1/32" from seating surface for 10 seconds max. . . . . . . . #### PERFORMANCE FEATURES - large dynamic range permits large-signal handling before overload - dual gates allow product mixing with extremely low harmonic generation - greatly reduces spurious responses in FM receivers - permits use of vacuum-tube biasing techniques - e excellent thermal stability - superior cross-modulation performance and greater dynamic range than bipolar and single-gate field-effect transistors #### DEVICE FEATURES - extremely low feedback capacitance C<sub>rss</sub> = 0.02 pF typ. - high unneutralized RF power gain MUG = 25 dB (typ.) for 40603 - low noise figure NF = 2.5 dB typ. for 40603 #### TERMINAL DIAGRAM Load 1 — Drain Load 2 — Gate No. 2 Load 3 — Gate No. 1 Load 4 — Source, Substrate and Cas # ELECTRICAL CHARACTERISTICS, at TA = 25°C | | | | | l | | | | |-------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------|--------------|------|------------|------|-------| | CHARACTERISTICS | SYMBOLS | TEST CONDITIONS | 406<br>RFAMP | | 406<br>MIX | | UNITS | | | | | Typ. | Max. | Typ. | Max. | | | Gate No.1-to-Source Cutoff<br>Voltage | V <sub>G1S</sub> (off) | $V_{DS}$ = +15 V, $I_{D}$ = 200 $\mu$ A<br>V <sub>G2S</sub> = +4 V | -2 | - | -2 | - | ٧ | | Gate No.2-to-Source Cultoff<br>Voltage | V <sub>G2S</sub> (off) | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 200 μA<br>V <sub>G1S</sub> = 0 | -2 | - | -2 | - | ٧ | | Gate No.1 Leakage Current | IG1SS | V <sub>G1S</sub> = -20 V, V <sub>G2S</sub> = 0, V <sub>DS</sub> = 0 | - | 1 | - | 1 | nA | | Gate No.2 Leakage Current | IG2SS | V <sub>G2S</sub> = -20 V, V <sub>G1S</sub> = 0, V <sub>DS</sub> = 0 | - | 1 | | 1 | nA | | Zero-Bias-Voltage Drain Current | IDSS | VG2S = +4 V, VG1S = 0, VDS = +13 V | 18 | - | 18 | - | mA | | Small-Signal, Short-Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate-No.1) | Crss | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA, f = 1 MHz<br>V <sub>G2S</sub> = +4 V | 0.02 | 0.03 | 0.02 | 0.03 | pF | | Input Capacitance | Ciss | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, I = 1 MHz | 5.5 | - | 5.5 | | pF | | Output Capacitance | Coss | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 100 MHz | 2.1 | - | 2.3 | - | pF | | Input Resistance | fis | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 100 MHz | 3.5 | - | 3.5 | - | kΩ | | | | V <sub>QS</sub> = +13 V f = 100 MHz | 4 | - | - | - | kΩ | | Output Resistance | 'os | VG2S = +4 V f = 10.7 MHz | - | - | 20 | - | kΩ | | Forward Transconductance | Efs | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 kHz | 10,000 | - | 2800* | - | /mho | | Maximum Available Power Gain | MAG | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA | 26 | - | 21 | - | d₿ | | Maximum Usable Power Gain<br>(Unneutralized) | MUG | VG2S = +4 V<br>f = 100 MHz, f <sub>out</sub> for 40604 | 25▲ | | - | - | dB | | Noise Figure | NF | (mixer) = 10.7 MHz | 2.5 | - | - | - | dB | <sup>\*</sup> conversion transconductance For characteristics curves, refer to type 3N140. or limited design considerations # SILICON DUAL INSULATED-GATE FIELD-EFFECT TRANSISTOR N-Channel Depletion Type With Integrated Gate-Protection Circuits For RF Amplifier Applications up to 400 MHz RCA-40673 is an n-channel silicon, depletion type, dual insulated-gate field-effect transistor. Special back-to-back diodes are diffused directly into the MOS\* pellet and are electrically connected between each insulated gate and the FET's source. The diodes effectively bypass any voltage transients which exceed approximately ±10 volts. This protects the gates against damage in all normal handling and usage. A feature of the back-to-back diode configuration is that it allows the 40673 to retain the wide input signal dynamic range inherent in the MOSFET. In addition, the low junction capacitance of these diodes adds little to the total capacitance shunting the signal gate. The excellent overall performance characteristics of the RCA-40673 make it useful for a wide variety of rf-amplifier applications at frequencies up to 400 MHz. The two serially-connected channels with independent control gates make possible a greater dynamic range and lower crossmodulation than is normally achieved using devices having only a single control element. The two gate arrangement of the 40673 also makes possible a desirable reduction in feedback capacitance by operating in the common-source configuration and ac-grounding Gate No. 2. The reduced capacitance allows operation at maximum gain without neutralization; and, of special importance in rf-amplifiers, it reduces local oscillator feedthrough to the antenna. The 40673 is hermetically sealed in the metal JEDEC TO-72 package. \*Metal-Oxide-Semiconductor. | Maximum Ratings, Absolute-Maximum Values, at | TA = 250C | | |----------------------------------------------------------------------------------------------|--------------------------------------------|-----| | DRAIN-TO-SOURCE VOLTAGE, VDS0 GATE No.1-TO-SOURCE VOLTAGE, VG1S: | ).2 to +20 | ١ | | | B to +1 | ١ | | Peak ac 4 | 6 to +6 | ٧ | | GATE No.2-TO-SOURCE VOLTAGE, VG2S: | | | | Continuous (dc)6 to 3 | 10% of VDS | ٧ | | | 6 to +6 | ٧ | | DRAIN-TO-GATE VOLTAGE, | | | | VDG1 OR VDG2+2 | 0 - | ٧ | | DRAIN CURRENT, ID | Ď, | mĀ | | At ambient } up to 25°C 33 | 10 г | nW | | temperatures above 25°C de | rate linearly at<br>2.2 mW/ <sup>O</sup> C | | | AMBIENT TEMPERATURE RANGE: | | | | Storage and Operating65 to LEAD TEMPERATURE (During soldering): At distances ≥1/32 inch from | +175 | •c | | seating surface for 10 seconds max. 26 | 36 | oc. | ## ELECTRICAL CHARACTERISTICS, at T<sub>A</sub> = 25°C unless otherwise specified | CHARACTERISTICS | SYMBOLS | TEST CONDITIONS | | LIMITS | LIMITS | | | |----------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|-------|--------|--------|---------------|--| | CHARACTERISTICS | STMBULS | TEST CONDITIONS | Min. | Тур. | Max. | UNITS | | | Gata-No.1-to-Source Cutoff Voltage | VG1S(off) | V <sub>DS</sub> = +15V, I <sub>D</sub> = 200µA<br>V <sub>G2S</sub> = +4V | - | -2 | -4 | ٧ | | | Gate-No.2-to-Source Cutoff Voltage | V <sub>G2S(off)</sub> | V <sub>DS</sub> = +15V, I <sub>D</sub> = 200μA<br>V <sub>G1S</sub> = 0 | - | -2 | -4 | ٧ | | | Gate-No.1-Leakage Current | <sup>I</sup> G1SS | V <sub>G1S</sub> = +1 or-6 V<br>V <sub>DS</sub> = 0, V <sub>G2S</sub> = 0 | - | - | 50 | nA | | | Gate-No.2-Leakage Current | IG2SS | V <sub>G2S</sub> = ±6V<br>V <sub>DS</sub> = 0, V <sub>G1S</sub> = 0 | - | - | 50 | nA | | | Zero-Bias Drain Current | IDSS | V <sub>DS</sub> = +15V<br>V <sub>G2S</sub> = +4V<br>V <sub>G1S</sub> = 0 | 5 | 15 | 35 | mA | | | Forward Transconductance<br>(Gate-No.1-to-Drain) | 9fs | V <sub>DS</sub> = +15V, I <sub>D</sub> = 10mA<br>V <sub>G2S</sub> = +4V, f = 1kHz | - | 12,000 | - | hwyo | | | Small-Signal, Short-Circuit Input<br>Capacitance 1 | C <sub>iss</sub> | V <sub>DS</sub> = +15V, I <sub>D</sub> = 10mA | - | 6 | - | pF | | | Small-Signal, Short-Circuit,<br>Reverse Transfer Capacitance<br>(Drain-to-Gate No.1) & | C <sub>rss</sub> | V <sub>G2S</sub> = +4V, f=1MHz | 0.005 | 0.02 | 0.03 | pF | | | Small-Signal, Short-Circuit Output<br>Capacitance | Coss | | - | 2.0 | _ | pF | | | Power Gain (see Fig. 1) | G <sub>PS</sub> | | 14 | 18 | - | dB | | | Maximum Available Power Gain | MAG | | _ | 20 | - | dB | | | Maximum Usable Power Gain (unneutralized) | MUG | | - | 20* | _ | dB | | | Noise Figure (see Fig. 1) | NF | V <sub>DS</sub> = +15V, I <sub>D</sub> = 10mA | - | 3.5 | 6.0 | dΒ | | | Magnitude of Forward Transadmittance | Yfs | V <sub>G2S</sub> = +4V, f = 200 MHz | - | 12,000 | - | μ <b>mh</b> o | | | Phase Angle of Forward Trans-<br>admittance | θ | | - | -35 | - | degrees | | | Input Resistance | riss | | _ | 1.0 | - | kΩ | | | Output Resistance | r <sub>OSS</sub> | | - | 2.8 | - | kΩ | | | Protective Diode Knee Voltage | V <sub>knee</sub> | IDIODE(REVERSE)=±100µA | - | ±10 | _ | V | | <sup>\*</sup>Limited only by practical design considerations. #### **APPLICATIONS** - RF amplifier, mixer, and IF amplifier in military, industrial, and consumer communications equipment - aircraft and marine vehicular receivers - CATV and MATV equipment - telemetry and multiplex equipment #### PERFORMANCE FEATURES - superior cross-modulation performance and greater dynamic range than bipolar or single-gate FET s - wide dynamic range permits large-signal handling before overload. - dual-gate permits simplified agc circuitry - virtually no agc power required - greatly reduces spurious responses in fm receivers - · permits use of vacuum-tube biasing techniques - excellent thermal stability #### **DEVICE FEATURES** - back-to-back diodes protect each gate against handling and in-circuit transients - low gate leakage currents ——— IG1SS & IG2SS = 20 nA(max.) at T<sub>A</sub> = 25°C - high forward transconductance gfs = 12,000 µmho (typ.) - high unneutralized RF power gain —— G<sub>DS</sub> = 18 dB(typ.) at 200 MHz - low VHF noise figure ---- 3.5 dB(typ.) at 200 MHz TERMINAL DIAGRAM LEAD 1-DRAIN LEAD 2-GATE No. 2 LEAD 3-GATE No. 1 LEAD 4-SOURCE, SUBSTRATE AND CASE #Ferrite bead (4); Pyroferric Co. "Carbonyl J" 0.09 in. OD; 0.03 in. ID; 0.063 in. thickness. All resistors in ohms All capacitors in pF Q = 40673 ▼ Disc ceramic. • Tubular ceramic. C<sub>1</sub>: 1.8 – 8.7 pF variable air capacitor: E.F. Johnson Type 160-104, or equivalent. - $^{\textsc{C}}_{\textsc{2}}:\ 1.5-5\,\textsc{pF}$ variable air capacitor: E.F. Johnson Type 160-102, or equivalent, - C<sub>3</sub>: 1- 10 pF piston-type variable air capacitor: JFD Type VAM-010; Johanson Type 4335, or equivalent. - C<sub>4</sub>: 0.8 4.5 pF piston type variable air capacitor:Erie 560-013 or equivalent, - L<sub>1</sub>: 4 turns silver-plated 0.02-in, thick,0.075-0.085-in, wide,copperibbon. Internal diameter of winding = 0.25 in, winding length approx. 0.80 in. - L<sub>2</sub>: 4½ turns silver-plated 0.02-in. thick, 0.085-0.095-in. wide, 5/16-in. ID. Coil $\approx$ .90 in. long. Fig. 1. 200-MHz Power gain and noisefigure test circuit <sup>&</sup>lt;sup>†</sup>Capacitance between Gate No. 1 and all other terminals Three-terminal measurement with Gate No. 2 and Source returned to guard terminal. # Silicon Dual-Insulated-Gate Field-Effect Transistor N-Channel Depletion Type With Integrated Gate-Protection Circuits For RF Amplifier Applications up to 250 MHz RCA-40819 is an n-channel silicon, depletion type, dual insulated-gate field-effect transistor (FET). The excellent overall performance characteristics of the RCA-40819 make it useful for a wide variety of framplifier applications at frequencies up to 250 MHz. The two serially-connected channels with independent control gates make possible a greater dynamic range and lower cross-modulation than is normally achieved using devices having only a single control element. The two-gate arrangement of the 40819 also makes possible a desirable reduction in feedback capacitance by operating in the common-source configuration and ac grounding Gate No.2. The reduced capacitance allows operation at maximum gain without neutralization and reduces local oscillator feedthrough to the antenna — features of special importance in rf and if amplifiers. Special back-to-back diodes are diffused directly into the MOS pellet and are electrically connected between each insulated gate and the FET's source. The diodes effectively bypass any voltage transients which exceed approximately ±10 volts and protect the gates against damage in all normal handling and usage. #### ELECTRICAL CHARACTERISTICS, at TA = 25° C unless otherwise specified | | OVALOUE TEST CONDITIONS | | | | | UNITS | |---------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------|-------|-------------|------|---------| | CHARACTERISTICS | SYMBOLS | TEST CONDITIONS | Min. | Тур. | Max. | UNITS | | Ga | VG 1S(off) | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 200 μA<br>V <sub>G2S</sub> = +4 V | - | -2 | -4 | ٧ | | Gate-No.2-to-Source Cutoff Voltage | VG2S(off) | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 200 μA<br>V <sub>G1S</sub> = 0 | - | -2 | -4 | ٧ | | Gate-No.1-Leakage Current | <sup>I</sup> G1SS | V <sub>G1S</sub> = ± 6 V<br>V <sub>DS</sub> = 0, V <sub>G2S</sub> = 0 | - | - | 50 | nA | | Gate-No.2-Leakage Current | IG2SS | V <sub>G2S</sub> = ± 6 V<br>V <sub>DS</sub> = 0, V <sub>G1S</sub> = 0 | - | - | 50 | nA | | Zero-Bias Drain Current | IDSS | V <sub>DS</sub> = + 15 V<br>V <sub>G2S</sub> = +4 V, V <sub>G1S</sub> = 0 | 5 | 15 | 35 | mA | | Forward Transconductance (Gate-No.1-to-Drain) | 9fs | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 kHz | - | 12,000 | - | μmho | | Small-Signal, Short-Circuit Input Capacitance† | Ciss | | - | 6 | - | pF | | Small-Signal, Short-Circuit, Reverse Transfer Capacitance (Drain-to-Gate No. 1) | C <sub>rss</sub> | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 MHz | 0.005 | 0.02 | 0.03 | pF | | Small-Signal, Short-Circuit Output Capacitance | Coss | | - | 2 | - | pF | | Power Gain (see Fig. 1) | GPS | | 14 | 18 | - | dB | | Maximum Available Power Gain | MAG | | - | 20 | - | dB | | Maximum Usable Power Gain (unneutralized) | MUG | Vns = +15 V, In = 10 mA | - | 20* | - | dB | | Noise Figure (see Fig. 1) | NF | VG2S = +4 V, f = 200 MHz | - | 3.5 | 6.0 | dB | | Magnitude of Forward Transadmittance | IY <sub>fs</sub> | ] | - | 12,000 | | μmho | | Phase Angle of Forward Transadmittance | θ | | _ | -35 | - | degrees | | Input Resistance | riss | | - | 1 | | kΩ | | Or Resistance | ross | | - | 2.8 | - | kΩ | | Prove Diode Knee Voltage | V <sub>knee</sub> | I <sub>diode</sub> (reverse) = ± 100 μA | - | <u>±</u> 10 | - | V | - \* Limited only by practical design considerations. - † Capacitance between Gate No.1 and all other terminals. - Three-terminal measurement with Gate No.2 and Source returned to guard terminal. #Ferrite bead (4); Pyroferric Co. "Carbonyl J" 0.09 in OD; 0.03 in ID; 0.063 in thickness. Q = 40673 ▼ Disc ceramic. \* Tubular ceramic. All resistors in ohms All capacitors in pF C1: 1.8 - 8.7 pF variable air capacitor: E. F. Johnson Type 160-104, or equivalent. C2: 1.5 - 5 pF variable air capacitor: E. F. Johnson Type 160-102, or equivalent. C3: 1 — 10 pF piston-type variable air capacitor: JFD Type VAM-010; Johanson Type 4335, or equivalent. C4: 0.8 - 4.5 pF piston type variable air capacitor: Erie 560-013 or equivalent. wide, copper ribbon. Internal diameter of winding = 0.25 in, winding length approx. 0.80 in. L2: 4-1/2 turns silver-plated 0.02 in thick, 0.085-0.095in wide, 5/16-in; ID Coil = .90 in long. Fig. 1. 200 MHz power gain and noise figure test circuit For characteristics curves, refer to type 3N187. The back-to-back diode configuration permits the 40819 to retain the wide input signal dynamic range inherent in the MOSFET. In addition, the low junction capacitance of these diodes adds little to the total capacitance shunting the signal gate. The 25-volt drain-to-source rating permits the use of higher voltage power supplies. The 40819 is hermtically sealed in the metal JEDEC TO-72 package. #### TERMINAL DIAGRAM LEAD 1 - DRAIN LEAD 2 - GATE No.2 LEAD 3 - GATE No.1 LEAD 4 - SOURCE SUBSTRATE, AND CASE #### Device Features - back-to-back diodes protect each gate against handling and in-circuit transients - high forward transconductance: gfs = 12,000 μmho (typ.) - high unneutralized RF power gain: G<sub>ps</sub> = 18 dB (typ.) at 200 MHz - low VHF noise figure: 3.5 dB (typ.) at 200 MHz - low gate leakage currents: IG1SS & IG2SS = 50 nA at TA = 25° C - increased drain-to-source voltage rating: V<sub>DS</sub> = -0.2 to +25 V #### Performance Features - superior cross-modulation performance and greater dynamic range than bipolar or single-gate FET s - wide dynamic range permits large-signal handling before - virtually no agc power required - greatly reduces spurious responses in FM receivers - dual gate permits simplified AGC circuitry #### **Applications** - RF amplifier, mixer, and IF amplifier in military, - industrial, and consumer communications equipment - aircraft and marine vehicular receivers - CATV and MATV equipment - telemetry and multiplex equipment #### Absolute Maximum Values, at $T_{\Delta} = 25^{\circ}C$ : | Drain-to-Source Voltage, VDS | -0.2 to +25 | v | |--------------------------------------------------------|-------------------|---------| | Gate Terminal Current, | | μΑ | | Drain-to-Gate Voltage,<br>VDG1 or VDG2 | +31 | v | | Drain Current, ID | 50 | mA | | Transistor Dissipation, PT: | | | | At TA up to 25°C | 330 | mW | | At T <sub>A</sub> above 25°C | derate linearly 2 | 2 mW/°C | | Ambient Temperature Range: | | | | Operating and Storage | -65 to +175 | °C | | Lead Temperature (During Soldering): | | _ | | At distances 1/32 in from seating surface for 10 s max | 265 | °C | #### Maximum Ratines | Continuous Working Voltage <sup>#</sup> , at | T <sub>A</sub> = 25°C: | | |-------------------------------------------------------------|---------------------------|---| | Gate No.1-to-Source Voltage, VG1S | -6 to +3 | v | | Gate No.2-to-Source Voltage, VG2S | -6 to +6 or | v | | | 40% of V <sub>DS</sub> | | | | (whichever value is less) | | | Drain-to-Gate Voltage, V <sub>DG1</sub> or V <sub>DG2</sub> | +25 | v | Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term continuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the absolute Maximum Ratings are not exceeded. # 40820, 40821 # Silicon Dual-Insulated - Gate Field-Effect Transistors **N-Channel Depletion Types** With Integrated Gate-Protection Circuits For VHF-TV Tuner Applications 40820 - RF Amplifier 40821 - Miver RCA-40820 and 40821 are n-channel silicon, depletion type, dual-insulated-gate, MOSA field-effect transistors for RF amplifier (40820) and mixer (40821) applications in VHF-TV receivers and other commercial equipment operating at frequencies up to 250 MHz. These devices designed for VHF performance, provide excellent power gain, low-noise figures and have wide dynamic range. The dual-gate feature offers good crossmodulation performance over the AGC range and reduces feedback capacitance by shielding Gate No. 1 from the drain. The very low feedback capacitance also eliminates the need for circuit neutralization and reduces local oscillator feedthrough to the antenna. Virtually no AGC power is required because of the high gate input resistance of the MOS FET types. Automatic AGC delay can be achieved with a very slight change in the input impedance by the application of AGC voltage to Gate No. 2. #### ▲ Metal-Oxide-Semiconductor. #### Device Features - back-to-back diodes protect each gate against handling and in-circuit transients - high forward transconductance: $g_{fs} = 12,000 \mu mho$ (typ.) - high unneutralized RF power gain: G<sub>ps</sub> = 17 dB (typ.) at 200 MHz (40820) - low VHF noise figure: 3.5 dB (typ.) at 200 MHz (40820) - low gate leakage currents: IG1SS & IG2SS = 50 nA ## Performance Features - superior cross-modulation performance and greater dynamic range than bipolar or single-gate FET s - wide dynamic range permits large-signal handling before overload - virtually no agc power required - dual gate permits simplified AGC circuitry The dual-gate arrangement also makes it possible to isolate the local oscillator signal from the incoming signal by applying each signal to a separate gate. Integral back-to-back diodes protect the gates against damage in normal handling and usage by limiting transient voltages that exceed ±10 volts. The 40820 and 40821 are hermetically sealed in metal JEDEC TO-72 packages. #### TERMINAL DIAGRAM LEAD 1 - DRAIN LEAD 2 - GATE No 2 LEAD 3 - GATE No. LEAD 4 - SOURCE SURSTRATE AND CASE | Maximum Ratings<br>Continuous Working Voltage <sup>#</sup> , at $T_A = 25^{\circ}C$ : | 40820 | 40821 | | |---------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------|----| | Gate No. 1-to-Source Voltage, VG1S | 6 to +3 | -4.5 to +3 | v | | Gate No. 2-to-Source Voltage, Voge | | -4.5 to +4.5 or -4.5 to 40% of V <sub>DS</sub><br>(whichever value is less) | ٧ | | Drain-to-Gate Voltage, VDG1 or VDG2 | * +20 | +20 | ٧ | | Absolute Maximum Values, at TA = 25°C: | | | | | Drain-to-Source Voltage, VDS | 0.2 to +20 | -0.2 to +20 | v | | Gate Terminal Current, IG1S or IG2S | | ±100 | μΑ | | Drain-to-Gate Voltage, VDG1 or VDG2 | | +24.5 | v | | Drain Current, ID | | 50 | mΑ | | Transistor Dissipation: | | | | | At T <sub>A</sub> up to 25°C | 330 | 330 | mW | | At Ta above 25°C | | inearly 2.2 mW/°C | | | Ambient Temperature Range: | | | | | Operating and Storage | 65 to +175 | -65 to +175 | °c | | Lead Temperature (During Soldering): | | | | | At distances 1/32 in from seating | | | | | surface for 10 s max | . 265 | 265 | °C | Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term continuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the Absolute Maximum Ratings are - Q = 40821 - ▼ Disc. ceramic. \* Tubular ceramic - All resistors in ohms - All capacitors in pF - C1, C2: 1.5-5 pF variable air capacitor: E.F. Johnson Type 160-102 or equivalent. - C3: 1-10 pF piston-type variable air capacitor: JFD Type VAM-010, Johanson Type 4335, or equivalent. - C4: 0.9-7 pF compression-type capacitor: ARCO 400 or equivalent. - L<sub>1</sub>: 5 turns silver-plated 0.02" thick, 0.07"-0.08" wide copper ribbon. Internal diameter of winding = 0.25"; winding length approx. 0.65". Tapped at 1-1/2 turns from C1 end of winding. - L2: Ohmite Z-235 RF choke or equivalent - L3: J. W: Miller Co. #4580 0.1 µH RF choke or equivalent. If $50\Omega$ meter is used in place of sweep detector, a lów pass filter must be provided to eliminate local oscillator voltage from load. Fig.1 - Conversion power gain test circuit for type 40821. For characteristics curves, refer to type 3N187. # 40820, 40821 #### ELECTRICAL CHARACTERISTICS at TA = 25°C | | | | | | | | | LIMITS | | | Г | | |----------------------------------------------------------------------------|-----------------------------|------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|-----------------------|-------|----------|----------|-------|----------|------|----| | CHARACTERISTICS | | SYMBOLS | TEST CONDITIONS | | | 40820 | | | 40821 | | | | | | | | | | Min. | Тур. | Max. | Min. | Typ. | Max. | 1 | | | Gate No. 1 to Source Cutoff Voltage | • | VG1S(off) | V <sub>DS</sub> = +15V,1 <sub>D</sub> =2 | 00µA,VG2S= +4V | - | - 1 | -3 | - | -1 | -3 | ٧ | | | Gate No. 2 to Source Cutoff Voltage | , | V <sub>G2S(off)</sub> | VDS= +15V,ID=2 | 00µA, V <sub>G1S</sub> =0 | - | 1 | -3 | I - | -1 | -3 | V | | | Gate to Source Forward Breakdown | Voltage:<br>Gate No. 1 | V <sub>(BR)G1SSF</sub> | G1SSF<br>G2SSF | V <sub>G2S</sub> V <sub>DS</sub> 0 | - | 9 | - | - | 11 | - | v | | | | Gate No. 2 | V(BR)G2SSF | 100 µA | VGIS VDS 0 | - | 9 | - | - | 11 | - | V | | | Gate to Source Reverse Breakdown \ | /oltage:<br>Gate No. 1 | V <sub>(BR)G1SSR</sub> | G1SSR<br>G2SSR | v <sub>G2S</sub> v <sub>DS</sub> 0 | - | 9 | - | - | 11 | - | v | | | | Gate No. 2 V <sub>(Bi</sub> | V <sub>(BR)G2SSR</sub> | 100 µA | V <sub>G1S</sub> V <sub>DS</sub> 0 | - | 9 | Ī | - | 11 | - | v | | | Gate No. 1 Terminal Forward Curre | | | | V <sub>G1S</sub> 6 V | - | - | 50 | - | 1- | - | nA | | | Gate No 1 Terminal Forward Current | | <sup>1</sup> G1SSF | V <sub>DS</sub> V <sub>G2S</sub> 0 | V <sub>G1S</sub> 4.5 V | - | - | - | - | 1- | 50 | nA | | | Gate No. 1 Terminal Reverse Curren | | | V <sub>DS</sub> V <sub>G2S</sub> 0 | V <sub>G1S</sub> 6 V | | | 50 | | - | - | nΑ | | | Gate No. 1 Terminal Neverse Current | GISSR | VDS VG2S U | V <sub>G1S</sub> 45V | | | | | I | 50 | nΑ | | | | Gate No. 2 Terminal Forward Current | | V <sub>DS</sub> V <sub>G1S</sub> 0 | V <sub>G2S</sub> 6 V | | | 50 | <u> </u> | <u> </u> | Ŀ | nA | | | | Cute No. 2 Terminal Forward Corre | | <sup>I</sup> G2SSF | 'G255F | *DS *G1S * | V <sub>G2S</sub> 45 V | | - | - | | <u> </u> | 50 | nA | | | | | V <sub>DS</sub> V <sub>G1S</sub> 0 V <sub>G2S</sub> -6 V<br>V <sub>G2S</sub> 45 V | V <sub>G2S</sub> -6 V | | - | 50 | - | Γ. | l | nA | | | Gate No. 2-Terminal Reverse Curren | 1 | G2SSR | | - | - | - | - | - | 50 | nA | | | | Zero Bias Drain Current | | IDS | VDS +15 V, VG15 | 0,VG2S -4 V | 0.5 | 8 | 15 | 0.5 | 8 | 20 | mA | | | Forward Transconductance<br>(Gate No. 1-to-Drain) | | 94s | | f 1 kHz | - | 12000 | - | - | 2000 | - | μmho | | | Small Signal, Short Circuit Input Ca | pacitance* | C <sub>iss</sub> | | | | 6 | 8.5 | - | 6 | 9 | ρF | | | Small Signal, Short Circuit, Reverse<br>Capacitance (Drain to Gate No. 1)& | Transfer | C <sub>rss</sub> | V <sub>DS</sub> ·15 V | f 1 MHz | 0 005 | 0.02 | 0.03 | 0.005 | 0.02 | 0.04 | ρF | | | Small Signal, Short Circuit Output C | apacitance | Coss | V <sub>G2S</sub> ·4 V | | - | 2 | - | - | 2 | - | ρF | | | Power Gain (see Fig. 6) | | GPS | | | 14 | 17 | - | - | - | - | dB | | | Noise Figure (see Fig. 6) | | NF | | 1 200 MHz | - | 4.5 | 6 | - | - | - | dB | | | Conversion Gain | | G <sub>PS(C)</sub> | | f 200/44 MHz | | - | - | 11 | - | - | dB | | Capacitance between Gate No. 1 and all other terminals. <sup>6</sup> Three-terminal measurement with Gate No. 2 and Source returned to guard terminal. Fig.2 - 200 MHz power gain and noise figure test circuit for type 40820. Table 1 - y parameters vs. frequency | CHARACTERISTICS | SYMBOL | FF | | | | | | |--------------------------------------|-------------------------------------------------------------------------------------|------|--------|------|------|---------|--| | CHARACTERISTICS | STMBUL | 50 | 50 100 | | 250 | UNITS | | | Y Parameters | | | | | | | | | Input Conductance | 9 <sub>is</sub> | 0.08 | 0.33 | 1.0 | 1.6 | mmho | | | Input Susceptance | b <sub>is</sub> | 1.8 | 3.6 | 7.5 | 9.8 | mmho | | | Magnitude Forward Transadmittance | ly <sub>fs</sub> l | 12 | 12 | 12 | 12.3 | mmho | | | Angle of Forward Transadmittance | <yfs< td=""><td>-2</td><td>-13</td><td>-35</td><td>-45</td><td>degrees</td></yfs<> | -2 | -13 | -35 | -45 | degrees | | | Output Conductance | g <sub>os</sub> | 0.10 | 0.18 | 0.36 | 0.42 | mmho | | | Output Susceptance | bos | 0.5 | 1.0 | 2.0 | 2.6 | mmho | | | Magnitude of Reverse Transadmittance | lyrsi | 8 | 12 | 25 | 40 | μmho | | | Angle of Reverse Transadmittance | <yrs< td=""><td>-88</td><td>-73</td><td>-25</td><td>-10</td><td>degrees</td></yrs<> | -88 | -73 | -25 | -10 | degrees | | ## 40822-40823 ## Silicon Dual-Insulated - Gate Field-Effect Transistors #### **N-Channel Depletion Types** With Integrated Gate-Protection Circuits For FM Tuner Applications 40822 - RF Amplifier 40823 RCA-40822 and 40823 are n-channel silicon, depletion type, dual-insulated-gate, field-effect transistors for RF amplifier (40822) and mixer (40823) applications in FM receivers and other commercial equipment operating at frequencies up to 150 MHz These devices designed for VHF performance, provide excellent power gain, low-noise figures and have wide dynamic range. The dual-gate feature offers good cross-modulation performance over the AGC range and reduces feedback capacitance by shielding Gate No. 1 from the drain. The very low feedback capacitance also eliminates the need for circuit neutralization and reduces local oscillator feed-through to the antenna. Virtually no power is required in AGC utilizing the 40822 and 40823. In addition, these devices minimize input impedance variations and automatically achieve AGC delay when AGC is applied to Gate No. 2. The dual-gate #### Performance Features - superior cross-modulation performance and greater dynamic range than bipolar or single-gate FET's - wide dynamic range permits large-signal handling before overload - virtually no agc power required - greatly reduces spurious responses in FM receivers - dual gate permits simplified AGC circuitry arrangement also makes it possible to isolate the local oscillator signal from the incoming signal by applying each signal to a specific cate. Back-to-back diodes, diffused directly into the MOS pellet, protect the gates against damage in normal handling and usage by limiting transient voltages that exceed +10 volts. The 40822 and 40823 are hermetically sealed in metal JEDEC TO-72 packages. | Maximum Ratings Continuous Working Voltage <sup>#</sup> , at $T_A = 25^{\circ}C$ : | 40822 | 40823 | | |-------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------|----| | Gate No. 1-to-Source Voltage, VG1S | -6 to +3 | -4.5 to +3 | v | | Gate No. 2-to-Source Voltage, VG2S6 to + (whi | -4.5 to +4.5 or 40% of VDS<br>(whichever value is less) | v | | | Drain-to-Gate Voltage, VDG1 or VDG2····· | +20 | +20 | V | | Absolute Maximum Values, at TA = 25°C: | | | | | Drain-to-Source Voltage, VDS | 0.2 to +18 | -0.2 to +18 | v | | Gate Terminal Current, IG1S or IG2S | | ±100 | μΑ | | Drain-to-Gate Voltage, VDG1 or VDG2 | +24 | +22.5 | V | | Drain Current, ID | 50 | 50 | mA | | Transistor Dissipation: | | | | | At T <sub>A</sub> up to 25°C | 330 | 330 | mW | | At T <sub>A</sub> above 25°C | derate lin | early 2.2 mW/°C | | | Ambient Temperature Range: | | ľ | | | Operating and Storage | -65 to +175 | -65 to +175 | °C | | Lead Temperature (During Soldering): | | | | | At distances 1/32 in from seating | | | | | surface for 10 s max | 265 | 265 | °c | <sup>#</sup> Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term continuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the Absolute Maximum Ratings are not exceeded. | CHARACTERISTICS | | | | LIMITS | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|---------------------------------------------------|----------------------------------------|-------|-------|-------|-------|-----------|---------------|-------| | | | SYMBOLS | TEST CONDITIONS | | 40822 | | | 40823 | | | UNITS | | | | <b>.</b> | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Gate No. 1-to-Source Cutoff Volta | ge | VG1S(off) | V <sub>DS</sub> = +15V,I <sub>D</sub> =2 | 00μA, VG2S= +4V | - | -2 | -4 | - | -2 | -4 | ٧ | | Gate No. 2-to-Source Cutoff Volta | ge | V <sub>G2S(off)</sub> | V <sub>DS</sub> = +15V,1 <sub>D</sub> =2 | 100μA, V <sub>G1S</sub> =0 | - | - 2 | - 4 | - | <b>-2</b> | - 4 | ٧ | | Gate-to-Source Forward Breakdow | n Voltage:<br>Gate No. 1 | V <sub>(BR)G1SSF</sub> | G1SSF = | V <sub>G2S</sub> = V <sub>DS</sub> = 0 | _ | 9 | - | - | 11 | _ | v | | | Gate No. 2 | V <sub>(BR)G2SSF</sub> | 100 μΑ | V <sub>G1S</sub> = V <sub>DS</sub> = 0 | - | 9 | 1 | - | 11 | - | V | | Gate-to-Source Reverse Breakdown | Voltage:<br>Gate No. 1 | V <sub>(BR)G1SSR</sub> | G1SSR = | V <sub>G2S</sub> = V <sub>DS</sub> = 0 | - | 9 | - | - | 11 | _ | v | | | Gate No. 2 | V(BR)G2SSR | 100 μΑ | V <sub>G1S</sub> = V <sub>DS</sub> = 0 | - | 9 | - | - | 11 | - | ٧ | | Gate No. 1-Terminal Forward Current | | <sup>I</sup> G1SSF | v <sub>DS</sub> = v <sub>G2S</sub> = 0 | V <sub>G1S</sub> = 6 V | - | - | 50 | - | T - | - | nΑ | | | ent | | | V <sub>G1S</sub> = 4.5 V | - | - | - | - | - | 50 | nΑ | | Gate No. 1-Terminal Reverse Curre | | <sup>I</sup> G1SSR | V <sub>DS</sub> = V <sub>G2S</sub> = 0 | V <sub>G1S</sub> = -6 V | - | - | 50 | - | - | - | nA | | Gate 140. 11 Terminal Neverse Corre | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | V <sub>G1S</sub> = -4.5 V | 1 | - | - | - | - | 50 | nΑ | | Gate No. 2-Terminal Forward Current | ent | | V <sub>DS</sub> = V <sub>G1S</sub> = 0 | V <sub>G2S</sub> = 6 V | - | - | 50 | | - | - | nΑ | | Sale 140. 2-1 erininar i Orward Corr | ent | G2SSF | VDS = VG1S = 0 | V <sub>G2S</sub> = 4.5 V | - | - | - | - | - | _4<br>_ 4<br> | nΑ | | Gate No. 2-Terminal Reverse Curre | | G2SSR | V <sub>DS</sub> = V <sub>G1S</sub> = 0 | V <sub>G2S = -6</sub> V | - | | 50 | . 1 | _ | - | nA | | Gate No. 2-Terminal Neverse Curre | mt | | | V <sub>G2S</sub> = -4.5 V | - | - | - | - | - | 50 | nΑ | | Zero-Bias Drain Current | | IDS | V <sub>DS</sub> = +15 V, V <sub>G15</sub> | s = 0,V <sub>G2S</sub> = +4 V | 5 | 15 | 30 | 5 | 15 | 35 | mA | | Forward Transconductance (Gate No. 1-to-Drain) | | 91s | | f = 1 kHz | - | 12000 | - | - | 12000 | 1 | μmho | | Small-Signal, Short-Circuit Input Capacitance 1 Small-Signal, Short-Circuit, Reverse Transfer Capacitance (Drain-to-Gate-No. 1)8 Small-Signal, Short-Circuit Output Capacitance Power Gain (see Fig. 5) | | Ciss | | | - | 6.5 | 9.5 | - | 6.5 | 10 | ρF | | | | C <sub>rss</sub> | V <sub>DS</sub> = +15 V<br>I <sub>D</sub> = 10 mA | f.= 1 MHz | 0.005 | 0.020 | 0.030 | 0.005 | 0.025 | 0.045 | ρF | | | | | V <sub>G2S</sub> = +4 V | | - | 2 | - | - | 2 | - | pF | | | | G <sub>PS</sub> | | | 19 | 24 | - | - | - | - | dB | | Noise Figure (see Fig. 5) | | NF | ĺ | f = 100 MHz | _ | 2 | 3.5 | | - | - | dB | | Conversion Gain | | G <sub>PS(C)</sub> | | f = 100 to 10.7MHz | - | - | - | 14 | 18 | - | dB | <sup>†</sup> Capacitance between Gate No. 1 and all other terminals #### Device Features - back-to-back diodes protect each gate against handling and in-circuit transients - high forward transconductance: g<sub>fs</sub> = 12,000 μmho (typ.) - high unneutralized RF power gain: Gps = 24 dB (typ.) at 100 MHz (40822) - low VHF noise figure: 2 dB (typ.) at 100 MHz (40822) - low gate leakage currents: I<sub>G1SS</sub> & I<sub>G2SS</sub> = 50 nA at T<sub>A</sub> = 25°C 1.3-5 pF variable air capacitor: E.F. Johnson Type 160-102 or equivalent. 2.7-19.6 pF variable air capacitor: E.F. Johnson Type 160-110 or equivalent. 80 pF max. compression-type capacitor: Arco 405 or equivalent 8 turns No. 22 wire on 1/4" diameter air core. One turn rpacing between windings. Tapped at one turn from low end. 37 turns No. 34 wire on 3/16" diameter air core. Unloaded Q = 63 Fig.1 - 100/10.7-MHz conversion power gain test circuit for type 40823. C<sub>1</sub>,C<sub>2</sub>: 1.3-5.4 pF variable air capacitor C<sub>3</sub>: 1-10 pF variable air capacitor, piston type: Johanson Co., No. 4335 C4: 1-15 pF variable air capacitor, precision piston type: Roanwell Corp. SG11129/AG L<sub>1</sub>,L<sub>2</sub>: 0.22 µH RF choke (7T): Miller, No. 4584 \*Ferramic toroid (1/2 used): Indiana General, No. CF101-(0-6) Fig.2 - 100-MHz power gain and noise figure test circuit for type 40822. #### TERMINAL DIAGRAM LEAD 1 - DRAIN LEAD 2 - GATE No.2 LEAD 3 - GATE No.1 LEAD 4 - SOURCE, SUBSTRATE AND CASE For characteristics curves, refer to type 3N187. Three-terminal measurement with Gate No. 2 and Source returned to guard terminal. ## Silicon Dual-Insulated Gate Field-Effect Transistor #### N-Channel Depletion Type #### With Integrated Gate-Protection Circuits General-Purpose Economy Type for Applications from DC to 500 MHz RCA-40841 is an n-channel silicon, depletion type, dualinsulated gate, field-effect transistor intended for generalpurpose applications from DC to frequencies up to 500 MHz. This MOS/FET provides excellent power gain, linear-circuit operation and has a wide dynamic operating range. Its square-law characteristics result in low cross-modulation performance over the AGC range. Its dual-gate construction reduces feedback capacitance by shielding Gate No. 1 from the drain, and makes it possible to isolate the local oscillator signal from the incoming signal by applying the two signals to separate gates. The very low feedback capacitance of this device eliminates the need for neutralization in circuits using the dual-gate configuration. Use of the device in the RF input stage of a receiver reduces local oscillator feed-through to the antenna. The 40841 requires negligible AGC power, vides automatic delay when AGC is applied to Gate No. d exhibits slight input impedance variations during AGC ctioning. The device has exceptionally high input impedance, an attribute for timing-circuit design. Back-to-back diodes are fabricated on the same monolithic silicon pellet as the MOS/FET to protect the gates against silcon pellet as the MASTEL to protect the gates against damage due to electrostatic charges frequently encountered during normal handling. These back-to-back diodes also function as "transient trappers" by limiting in-circuit transient voltages that exceed ±10 volts. Maximum ratings and electrical characteristics are included in the data for operation of the 40841 as the equivalent of a single-gate device. For single-gate operation, connect Gate No. 1 (Term. 2) to Gate No. 2 (Term. 3), as shown in the Terminal Diagrams on Page 2. The 40841 MOS/FET is hermetically sealed in the metal JEDEC TO-72 package. Maximum Ratinos #### Device Features: - back-to-back diodes protect gate insulation against damage due to static changes frequently encountered during handling - high forward transconductance: gfs = 12,000 µmho (typ.) - high power gain: Gps = 32 dB (typ.) at 44 MHz - gate leakage currents: IG1SS and IG2SS = 60 nA (max.) at TA = 25°C - high input impeda - excellent thermal stability #### Performance Features: - superior cross-modulation performance and greater dynamic range than bipolar and junction-gate FETs - wide dynamic range permits large-signal handling before overloading - virtually no agc power required Dual-Gate Configuration - greatly reduced spurious responses in AM and FM receivers - dual-gate configuration permits simplified AGC circuitry - operates at frequencies to 500 MHz without neutralization in circuits utilizing the dual-gate configuration - operates up to UHF with low-noise performance The following dual-gate MOS/FET types are specified for applications requiring premimum-grade performance: 3N200, 3N187, 40673, 40819, 40820, 40821, 40822, and 40823, Detailed information, utilizing RCA dual-gate protected MOS/FETs in RF applications, is given in the following RCA Application Notes: AN-4431 "RF Applications of the Dual-Gate MOS/FET up to 500 MHz" and AN-4018 "Design of Gate-Protected MOS Field-Effect Transistors". Single-Gate Configuration -0.2 to +18 +20 #### Absolute Maximum Values, at TA = 25°C: Drain-to-Source Voltage, VDS ..... -0.2 to +18 Gate Terminal Current, IG1S or IG2S ±100 Gate Terminal Current, IGS Drain-to-Gate Voltage, VDG1 or VDG2 +24 | Gate Terminal Current, IGS | | ±100 | μΑ | |--------------------------------------------------------------------|----------------------------|-------------|-----| | Drain-to-Gate Voltage, VDG1 or VDG2 | +24 | - | v | | Drain-to-Gate Voltage, VDG | i - | +24 | V | | Drain Current, ID | 50 | 50 | mA | | Transistor Dissipation: | | | İ | | At T <sub>A</sub> up to 25 <sup>o</sup> C | 330 | 330 | mW | | At TA above 25°C | derate linearly 2.3 | 2 mW/°C | | | Ambient Temperature Range: | | Ì | 1 | | Operating and Storage | -65 to +175 | -65 to +175 | oc | | Lead Temperature (During Soldering): | | ł | 1 | | At distances 1/32 in from seating surface for 10 s max | 265 | 265 | °c | | Continuous Working Voltage <sup>#</sup> , at $T_A = 25^{\circ}C$ : | , | | | | Gate No. 1-to-Source Voltage, VG1S | -4.5 to +3 | _ | l v | | No. 2-to-Source Voltage, VG2S | -4.5 to +4.5 or 40% of VDS | _ | l v | | | (whichever value is less) | | l | | Gate-to-Source Voltage, VGS | - | -4.5 to +3 | ٧ | | Drain-to-Gate Voltage, VDG1 or VDG2 | +20 | - | V | | | | | | #Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term continuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the Absolute Maximum Ratings Drain-to-Gate Voltage, VDG ..... Fig.2-ID vs. VG2S Fig.3-ID vs. VDS. #### Applications: - DC amplifiers - RF amplifiers - mixers - IF amplifiers ■ video amplifiers - differential amplifiers - frequency multipliers phase solitters - industrial timers long time delays - thyristor trigger circuits #### TERMINAL DIAGRAMS choppers ■ voltage-controlled attenuators Constant-current source voltage regulators servo amplifiers proximity switches = telemetry & multiplex #### SINGLE-GATE CONFIGURATION LEAD 1-DRAIN LEADS-2 AND 3-GATE LEAD 4-SOURCE, SUBSTRATE AND CASE #### **DUAL-GATE CONFIGURATION** LEAD 1-DRAIN LEAD 2-GATE No.2 LEAD 2-GATE No.2 LEAD 3-GATE No.1 LEAD 4-SOURCE SUBSTRATE AND CASE Fig.1-In vs. VG1S. Fig.4-gfs vs. VG1S #### ELECTRICAL CHARACTERISTICS at TA= 25°C | CHARACTERISTICS | T T | | | | | LIMITS<br>CONFIGURATION | | | | | | |------------------------------------------------|-----------------|-----------------------------------------|----------------|------|-------|-------------------------|-----|--------------------|------|--------------------------------------------------|--| | | SYMBOLS | TEST CON | DITIONS | ۱ | AL-GA | | | MATION SINGLE-GATE | | | | | | | ļ | | MIN. | TYP. | MAX. | - | TYP. | MAX. | | | | Gate-to-Source Cutoff Voltage: | | | | | **** | | - | | | <del> </del> | | | Dual-Gate (No. 1) | VG1S(off) | VDS=+15V,1D=200 | WA. Vage= +4V | ۱ ـ | -2 | _ | ۱ ـ | ۱ – | ۱ ـ | Ιv | | | Dual-Gate (No. 2) | VG2S(off) | VDS= +15V, ID=200 | | - | -2 | _ | - | - | - | t v | | | Single Gate | VGS(off) | VDS=+15V,ID=200 | | - | - | _ | - | -1.6 | - | V | | | Gate-to-Source Forward Breakdown Voltage: | | 'GISSF " | | | | | | | | | | | Dual-Gate (No. 1) | V(BR)G1SSF | | VG2S - VDS - 0 | l - | 9 | - | _ | l – | ۱ - | l۷ | | | Dual-Gate (No. 2) | V(BR)G2SSF | 100µA | VGIS = VDS = 0 | - | 9 | _ | = | - | - | V | | | Single-Gate | V(BR)GSSF | IGSSF = 100µA, VDS | | - | - | - | - | 9 | - | V | | | Gate-to-Source Reverse Breekdown Voltage: | | IG1SSR " | T | | | | | | | | | | Dual-Gate (No. 1) | V(BR)G1SSR | | VG25 = VD5 = 0 | - | 9 | - | - | - | - | l v | | | Dual-Gate (No. 2) | V(BR)G2SSR | 100µA | VGIS = VDS = 0 | - | 9 | - | - | - | - | V | | | Single-Gate | V(BR)GSSR | IGSSR = 100µA, VDS = 0 | | - | - | - | - | 9 | - | V | | | Gate Terminal Forward Current: | | | | | | | | Ι. | | T | | | Dual-Gate (No. 1) | GISSE | VDS = VG2S = 0, VG1S = 6 V | | - | - | 60 | - | - | - | nΑ | | | Dual Gate (No. 2) | IG2SSF | Vps = Vg1s = 0, Vg2s = 6 V | | - | - | 60 | - | - | - | nA | | | Single-Gate | IGSSF | VDS = 0, VGS = 6 V | | - | - | - | - | - | 120 | nΑ | | | Gate Terminal Reverse Current: | 1 | | | | | | | | | | | | Dual-Gate (No. 1) | GISSR | VDS = VG2S = 0, VG1S = -6 V | | - | - | 60 | - | - | - | nA | | | Dual-Gate (No. 2) | IG2SSR | VDS = VG1S = 0, VG2S = -6 V | | - | - | 60 | - | - | - | nA | | | Single-Gate | IGSSR | VDS = 0, VGS = -6 V | | - | - | - | - | - | 120 | nA | | | Zero-Bias Drain Current: | | | | | | | | | | | | | Dual-Gate | IDS | VDS = +15 V, VG1S = | 0, VG2S = +4 V | - | 10 | | - | - | - | mA | | | Single-Gate | IDSS | VDS = +15 V, VGS = | 0 | - | - | - | - | 3.7 | - | mA | | | Forward Transconductance (Gate-to-Drain) | T | 1 | | | | | | · · | | | | | Dual-Gate | 9fs | | 1 kHz | - | 12000 | - | - | - | - | μmho | | | Single-Gate | 9fs | 1 | | - | - | - | - | 7000 | - | μmho | | | Small-Signal, Short-Circuit Input Capacitance1 | Ciss | 1 | l | - 1 | 6.5 | - | - | 11 | - | ρF | | | Small-Signal, Short-Circuit, Reverse Transfer | | 1,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | f = 1 MHz | | | | | | | ٦. | | | Capacitance (Drain-to-Gate-No. 1) | Crss | VDS = +15 V | | - | 0.02 | - | | 0.54 | _ | pF | | | Small-Signal, Short-Circuit Output Capacitance | Coss | | | - | 2 | - | - | 2 | - | pf | | | Audio Spot Noise Figure* | | Dual-Gate only<br>VG2S = +4 V | | | | | | | | | | | Dual-Gate | NF | [[ 4025- 14 7] | f = 1 kHz | _ | 0.46 | - | - | - | - | dB | | | Single-Gate | NF | Ι. | f = 1 kHz | - | - | - | - | 0.29 | - | dB | | | Power Gain | G <sub>DS</sub> | 1 ' | 44 MHz | - | 32 | - | - | - | | dB | | | Conversion Gain | Gps(C) | 1 | TT | - | 24 | - | - | - | - | dB | | Fig.5-gfs2 vs. VG2S. Fig.6-en vs. f. Three-terminal measurement with Gate No. 2 and Source returned to guard terminal (Dual-Gate) # TYPICAL CHARACTERISTICS FOR 40841 IN SINGLE-GATE CONFIGURATION (Terminals 2 and 3 tied together to comprise effective single-gate) Fig.7-ID vs. VDS. Fig.8-ID vs. VDS. Fig.9-gfs vs. ID. Fig.10-en vs. f. Fig.11-Typical differential amplifier utilizing the 40841 in the vertical input stage of a solid-state oscilloscope. <sup>†</sup> Capacitance between Gate No. 1 and all other terminals (Dual-Gate), Gate and all other terminals (Single-Gate) Fig.12—Typical timing circuit utilizing the 40841 in a single-gate configuration.